Full-Chip Nanometer Routing Techniques

2012年04月24日 14:02    发布者:看门狗
Full-Chip Nanometer Routing Techniques
Series: Analog Circuits and Signal Processing
Ho, Tsung-Yi, Chang, Yao-Wen, Chen, Sao-Jie
2007, XIV, 102 p., Hardcover
ISBN: 978-1-4020-6194-3

About this book
As Moore's Law continues unencumbered into the nanometer era, chips are reaching 1000 M gates in size, process geometries have shrunk to 90 nm and below, and engineers have to face compounded design complexity with every new design. These nanometer-scale designs require a new generation of physics-aware and manufacturing-aware routing. At 90 nm and below, there are so many signal-integrity issues that design teams cannot manually correct them all. At 90 nm, wires account for nearly 75% of the total delay in a circuit. Even more insidious, however, is that among nearly 40% of these nets, more than 50% of their total net capacitance are attributed to the cross-coupling capacitance between neighboring signals. At this point a new design and optimization paradigm based on real wires is required. Nanometer routers must prevent and correct these effects on-the-fly in order to reach timing closure. From a manufacturability standpoint, nanometer routers must explicitly deal with the ever increasing design complexity, and be capable of adapting to the constraint requirements of timing, signal integrity, process antenna effect, and new interconnect architecture such as X-architecture.

In the nanometer era, we must look into new-generation routing technologies that combine high performance and capacity with the integration of congestion, timing, SI prevention, and DFM algorithms as the best means of getting to design closure quickly. In this book, we present a novel multilevel full-chip router, namely mSIGMA for SIGnal-integrity and MAnufacturability optimization. And these routing technologies will ensure faster time-to-market and time-to-profitability.

Written for:
Graduate level students and professionals in the area of physical design, Computer-Aided Design, VLSI design and digital design

74670
该文章有附件资料,如需下载请访问 电脑版

网友评论

rinllow6 2012年04月24日
谢谢!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
rinllow6 2012年04月26日
谢谢!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
daizhi1970 2012年08月06日
O(∩_∩)O谢谢
daizhi1970 2012年08月06日
O(∩_∩)O谢谢
daizhi1970 2012年08月08日
O(∩_∩)O谢谢
jimcmwang 2019年06月03日
Full-Chip Nanometer Routing Techniques.pdf (7.99 MB, 下载次数: 13)